Paper
9 November 1993 Optical and electronic error correction schemes for highly parallel access memories
Mark Allen Neifeld, Jerry D. Hayes
Author Affiliations +
Abstract
We have fabricated and tested an optically addressed, parallel electronic Reed-Solomon decoder for use with parallel access optical memories. A comparison with various serial implementations has demonstrated that for many instances of code block size and error correction capability, the parallel approach is superior from the perspectives of VLSI layout area and decoding latency. The demonstrated Reed-Solomon parallel pipeline decoder operates on 60 bit input words and has been demonstrated at a clock rate of 5 MHz yielding a demonstrated data rate of 300 Mbps.
© (1993) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Mark Allen Neifeld and Jerry D. Hayes "Optical and electronic error correction schemes for highly parallel access memories", Proc. SPIE 2026, Photonics for Processors, Neural Networks, and Memories, (9 November 1993); https://doi.org/10.1117/12.163604
Lens.org Logo
CITATIONS
Cited by 2 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Sensors

Remote sensing

Very large scale integration

Clocks

Detection and tracking algorithms

Optical storage

Detector arrays

RELATED CONTENT

TES arrays for the short wavelength band of the SAFARI...
Proceedings of SPIE (September 24 2012)
SWIR to LWIR HgCdTe detectors and FPAs for remote sensing...
Proceedings of SPIE (October 21 2005)
Solid state detector arrays for terahertz applications
Proceedings of SPIE (May 19 2006)
Burst noise in the HAWAII-1RG multiplexer
Proceedings of SPIE (August 25 2005)
A New Diode Array Radiometer
Proceedings of SPIE (September 26 1989)

Back to Top