Paper
24 January 2013 16-Kbit SPI phase change memory chip with ECC scheme
Yiyun Zhang, Houpeng Chen, Zhitang Song, Xi Li, Xiao Hong, Qian Wang, Rong Jin, Zhaomin Wang, Daolin Cai
Author Affiliations +
Proceedings Volume 8782, 2012 International Workshop on Information Storage and Ninth International Symposium on Optical Storage; 87820G (2013) https://doi.org/10.1117/12.2018644
Event: 2012 International Workshop on Information Data Storage and Ninth International Symposium on Optical Storage, 2012, Shanghai, China
Abstract
A serial peripheral interface (SPI) 16-Kbit phase change memory chip based on 0.13μm CMOS process is designed. It contains a parallel error correcting code (ECC) circuit, which can correct 2 bits in every 8 bits without clock delay, enabling the write and read operations performed at bus speed. All the data transfers in 8-bit groups and can be read or written with write protection scheme by unlimited cycle, in which address can automatically increase one by one. Simulation results show that the chip can work correctly in SPI mode and with ECC scheme. It is now under testing.
© (2013) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Yiyun Zhang, Houpeng Chen, Zhitang Song, Xi Li, Xiao Hong, Qian Wang, Rong Jin, Zhaomin Wang, and Daolin Cai "16-Kbit SPI phase change memory chip with ECC scheme", Proc. SPIE 8782, 2012 International Workshop on Information Storage and Ninth International Symposium on Optical Storage, 87820G (24 January 2013); https://doi.org/10.1117/12.2018644
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Clocks

Interfaces

Photomicroscopy

Resistance

CMOS technology

Error control coding

Optical amplifiers

Back to Top